# (KIBU) ### UNIVERSITY EXAMINATIONS 2022/2023 ACADEMIC YEAR # END OF SEMESTER EXAMINATIONS YEAR TWO SEMESTER ONE FOR THE BACHELORS DEGREE COMPUTER SCIENCE COURSE CODE: CSC 211. COURSE TITLE: DIGITAL ELECTRONICS II DATE: 22/12/2022 TIME: 2.00 P.M. – 4.00 P.M. #### INSTRUCTIONS TO CANDIDATES ANSWER QUESTION ONE AND ANY OTHER TWO (2) QUESTIONS #### QUESTION ONE (COMPULSORY) [30 MARKS] a) Explain THREE ways that RAMs are different from ROM [3 marks] b) Outline TWO main differences between synchronous and asynchronous sequential logic circuit? c) List the drawbacks of binary weighted resistor technique of D/A conversion. [4marks] - d) The basic step of a 9 bit DAC is 10.3 mV. If 000000000 represents 0Volts, what is [4 marks] the output for an input of 101101111? - e) There are <u>SIX</u> descriptions in the table below. Complete the table by writing the [6marks] correct storage device or media in the box next to each description | Description | Storage device<br>or media | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Non-volatile memory that can only be read from and not written | | | to Ontical storage media that allows very high storage capacity by | | | using blueviolet technology | | | operating system that are currently in use Optical device that uses a single spiral track and uses dual layer technology allowing high data storage capacity | | | to the targe data by controlling the movement of electrons | | | within a microchip, there are no me so tracks allowing | | | writing and reading to take place at the | | - f) Show how the 2-to-4 decoder in part (c) can be used to implement a 4-to-1 multiplexor (i.e., 4 inputs, 2 control inputs and 1 output) using only NAND gates for the additional combinational logic required. - g) Give the truth table for an encoder that accepts a sign bit, S, and two magnitude bits $X_0$ , $X_1$ and gives a three-bit output $Y_2$ , $Y_1$ , $Y_0$ that are the two's complement [4 marks] encoding of the input. - a) Complete the following truth table that describes a single-bit full adder: | | | | Cour | sum | |-----|---|-------|------------------|---------------| | C | A | В | 1 0001 | | | CIN | 0 | 0 | 1 0 | | | 0 | 0 | 1 | 0 | | | 0 | 1 | 0 | 1 1 | | | 0 | 1 | 1 | 0 | | | 1 | 0 | 0 | 1 | | | 1 | 0 | 1 | 1 1 | | | 1 | 1 | 0 | 1 | | | 1 | 1 | 1 | 1 | Carris Ca | | 1 | | J D a | re the input dat | a, Cour is co | where $C_{\text{IN}}$ is carry-in, A and B are the input data, $C_{\text{OUT}}$ is carry-out and sum is the sum output. Remember to write your answer on the script paper, i.e. not on the [2 marks] [3 marks] b) Show how C<sub>OUT</sub> in part (f) can be implemented using only NAND gates. ## QUESTION TWO [20 MARKS] - [8 marks] a) Define following performance parameters of D/A converters: - i. Resolution - ii. Accuracy - iii. Monotonicity - c) Show how two 2-input NOR gates can be connected together to implement an RS latch. Describe its operation and give its truth table. - d) Show how a transparent D latch can be constructed using an RS latch and some combinational logic gates. Briefly describe the operation of such a transparent D [4 marks] - e) i) What is clock as used in timing circuits? - Describe **TWO** different types of clock? [1mks] iii) What is the purpose of clock signal? [2mks] [1mks] #### QUESTION THREE [20 MARKS] a) With the aid of a diagram, show how a Transparent D-Latch can be implemented using cross-coupled NOR gates and some additional combinational logic. What are the advantages of the Transparent D-Latch over the RS latch? [6 marks] b) The functionality of a 2-to-4 line decoder is presented in the table below. | | inputs | | | | out | puts | | |---|--------|----|----|----|-----|------|----| | | A1 | A0 | EN | S3 | S2 | S1 | S0 | | - | X | X | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | c) What are the minimum sum-of-products equations for each output of the 2-to-4 line decoder? [4 marks] d) How can five 2-to-4 line decoders be used to produce a 4-to-16 line decoder? Illustrate your answer using a circuit diagram. [6 marks] e) List the drawbacks of binary weighted resistor technique of D/A conversion. [4marks] [6marks] #### **QUESTION FOUR [20 MARKS]** - a) Outline <u>TWO</u> advantages and <u>TWO</u> disadvantages of R-2R ladder DAC.[4marks] - b) Draw a combinational circuit of an eight input multiplexer where the inputs (D<sub>7</sub>, D<sub>6</sub>, D<sub>5</sub>, D<sub>4</sub>, D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>) are each one bit variable. Label the values of inputs and outputs of each gate of the circuit, assuming the eight inputs have the values (1, 0, 0, 1, 1, 1, 0, 0) respectively, c) A 2-bit binary adder sums two numbers, $A_1A_0$ and $B_1B_0$ to yield the unsigned result $Y_2Y_1Y_0$ , where the zero subscript indicates the least significant bit (LSB). and assuming D<sub>1</sub> is selected. - (i) Write down the truth table for the required outputs $Y_2$ , $Y_1$ and $Y_0$ .[3marks] - (ii) Using a Karnaugh map (K-map) or otherwise, give the simplified sum of products expression for Y<sub>2</sub>. [3marks] - (iii) Using a K map or otherwise, determine a simplified product of sums expression for Y<sub>2</sub> and show how the circuit can be implemented using only NOR gates (of any number of inputs). [4marks] #### QUESTION FIVE [20 MARKS] a) The simple switch-and-diode circuit shown here is an example of a digital encoder. [6marks] Explain what this circuit does, as the switch is moved from position to position: b) Derive a circuit that implements an 8-to-3 binary encoder [4marks] c) Explain the operation of basic sample and hold circuit. [4marks] d) Outline TWO types of each of ADC and DAC. [6marks] e) Define following performance parameters of D/A converters: