(Knowledge for Development) ## **KIBABII UNIVERSITY** # **UNIVERSITY EXAMINATIONS** 2020/2021 ACADEMIC YEAR # SPECIAL/SUPPLEMENTARY EXAMINATIONS YEAR ONE SEMESTER TWO EXAMINATIONS # FOR THE DEGREE OF **BACHELOR OF INFORMATION TECHNOLOGY** COURSE CODE **BIT124** COURSE TITLE **DIGITAL ELECTRONICS** DATE: 01/10/2021 TIME: 11.00 A.M-1.00 P.M **INSTRUCTIONS TO CANDIDATES** ANSWER QUESTIONS ONE AND ANY OTHER TWO. #### SECTION A #### QUESTION ONE-COMPULSORY (30marks) - a) Distinguish between Multiplexers and demultiplexers [1 mark] - b) Convert the binary number 1010 1011.011112 to; - i) Hexadecimal [2 marks] - ii) Decimal [2 marks] - c) Convert hexadecimal number A25C. 2A to; - i) Binary [2 marks] - ii) Octal [2 marks] - d) Refer to the counter schematic shown in the figure below. i) Sketch the wave forms for the output of the flipflops [3 marks] ii) Determine the count sequence of this counter [2 marks] e) Determine SOP expression from the Karnaugh map shown below [3 marks] | | $\overline{CD}$ | CD | CD | CD | | |----------------------------|-----------------|----|----|----|--| | $\overline{A}\overline{B}$ | 1 | 1 | | 1 | | | ĀB | | 1 | | | | | AB | | | | | | | ΑB | 1 | 1 | | 1 | | f) Determine the Boolean expression from the logic circuit shown below [3 marks] g) Simplify the following Boolean function obtained in (f) above to a minimum number of literals [3 marks] h) Obtain a truth table for the minimized logic circuit in 1(g) above [3 marks] i) Explain the application of magnitude comparator [4 marks] #### **QUESTION TWO [20 MARKS]** a) Describe the operation of a decoder [6 marks] - b) Using a logic circuit, illustrate how a comparator is used in testing of equality [3marks] - c) Explain the operation of half- adder circuit as an arithmetic circuit [6 marks] d) Using relevant circuit diagram demonstrate synchronous parallel transfer of data from three bit register to another using J-K flip flops. [4 marks] ### **QUESTION THREE [20 MARKS]** a) Design a digital logic circuit to produce a 50 Hz output signal from an input signal of 3.2 KHz. [4 marks] b) With the help of clocked JK flip flops and waveforms, explain the working of a MOD-8 down counter [5 marks] c) List any three applications of de-multiplexers [3 marks] d) Explain the operation of a decoder circuit [4 marks] e) Explain how a decoder is used in the following areas i) Computer memory [2 marks] ### **QUESTION FOUR [20 MARKS]** - a) Explain any two applications for each of the following electronic circuit components - i) Capacitors [2 marks] - ii) Diodes [2 marks] - b) Using appropriate logic circuit diagram design a MOD 6 counter [5 marks] - c) use the truth table below to answer questions (i)-(iii) | A | В | C | D | X | |---|---|---|---|---| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 1 | 1 | 1 | | 0 | 1 | 0 | 0 | 1 | | 0 | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | 1 | | 0 | 1 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | 1 | | 1 | 0 | 0 | 1 | 0 | | 1 | 0 | 1 | 0 | 0 | | 1 | 0 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | 0 | | 1 | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | - i) Write down the unsimplified Boolean expression [3 marks] - ii) Use a Karnaugh map to minimize the Boolean expression [3 marks] - iii) Implement the circuit from the minimized expression [2 marks] ### **QUESTION FIVE [20 MARKS]** a) Derive a truth table for the circuit below. [4 marks] | b) | Describe the operation of flip flops in frequency division circuits | [6 marks] | |----|---------------------------------------------------------------------|-----------| | c) | Explain any three applications of decoder circuits | [6 marks] | | d) | Differentiate between multiplexers and de-multiplexers | [4 marks] |