#### **KIBABII UNIVERSITY** ### UNIVERSITY EXAMINATIONS 2019/2020 ACADEMIC YEAR ## END OF SEMESTER EXAMINATIONS YEAR TWO SEMESTER TWO # FOR THE DEGREE OF COMPUTER SCIENCE COURSE CODE CSC 222 COURSE TITLE : MICROPROCESSOR & ASSEMBLY PROGRAMMING DATE: 12/02/2021 TIME: 08:00 A.M - 10:00 P.M INSTRUCTIONS TO CANDIDATES ANSWER QUESTIONS ONE AND ANY OTHER TWO #### QUESTION ONE [COMPULSORY] [30 MARKS] | a) | Describe FOUR capabilities of micro processor. [4 ma | | | | | |----------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------|-----------|--|--| | b) | Describe the 2 <sup>ND</sup> generation microprocessor. | | | | | | c) | Differentiate between RISC and CISC. [6 | | | | | | d) | d) True/False Question. Explain your answer | | | | | | | I. | 80806 has four segments | [1 mark] | | | | | II. | The physical address of 8086 has 16 bits | [1 mark] | | | | | III. | The size of flag register is 16 | [1 mark] | | | | | IV. | 16 bit flag register has 9 flags. | [1 mark] | | | | e) Describe what an interface is in microprocessor and assembly language program | | | | | | | | | | [4 marks] | | | | f) | Descr | ibe the main advantage of the segmented memory | [4 marks] | | | | g) | Describe the two modes of 8086. | | | | | | | | QUESTION TWO [20 MARKS] | | | | | a) | Explain the working of 8251 programmable communication interface. | | | | | | b) | Explain the advantages of DMA controller. | | | | | | c) | Differentiate between synchronous and asynchronous bus | | | | | | d) | Descri | be the following terms; linker, loader and assembler | [6 marks] | | | | | | QUESTION THREE [20 MARKS] | | | | | a) | Disting | guish between the jump and loop instruction. | [4 marks] | | | | b) | Differentiate between the respective shift and rotate instructions | | | | | | c) Describe the meaning of the following: | | | | | | | | I. | Pipelining | [2 marks] | | | | | II. | Decoding | [2 marks] | | | | | III. | Instruction formation | [2 marks] | | | | | IV. | Execution | [2 marks] | | | | (h | Fill in | the blanks | | | | | | I. | Assembly languages use to represent operation codes | [1 mark] | | | | | II. | A translators which translates assembly language to machine is called | [1 mark] | | | | | III. | Chip select is use for | | [1 mark] | | |------|-------------------------------------------------|-----------------------------------------------------------------------|-------------------------|-----------|--| | | IV. | A micro processor is | of the computer | [1 mark] | | | | | QUES | STION FOUR [20 MARKS | S] | | | a) | Desc | ribe the 1 <sup>st</sup> , 3 <sup>rd</sup> and 4 <sup>th</sup> genera | ation of microprocessor | [6 marks] | | | b) | | rentiate between Intel and Mo | [6 marks] | | | | c) | Expla | ain the functions of the follow | | | | | | I. | ALE | | [1 mark] | | | | II. | DT/R | | [1 mark] | | | | III. | DBN | | [1 mark] | | | | IV. | LOCK. | | [1 mark] | | | d) | Desc | ribe the function of opcode pr | [4 marks] | | | | | | QUE | STION FIVE [20 MARKS | 5] | | | a) | Write | [6 marks] | | | | | | Expl | [6 marks] | | | | | | Describe any TWO addressing modes. [4 mag | | | | | | - 20 | Describe the Read/Write policy of cache. [4 mar | | | | |